FinFET-based Full Adder using SDTSPC Logic with High Performance

1st Amir Baghi Rahin
Department of Electrical Engineering,
Sardroud Branch,
Islamic Azad University
Sardroud, Iran
amir.baghi@sardroud-iau.ac.ir

2nd Vahid Baghi Rahin
Department of Electrical Engineering,
Sardroud Branch,
Islamic Azad University
Sardroud, Iran
vahid.baghi@sardroud-iau.ac.ir

Abstract—This paper presents an optimized design of SDTSPC logic (stacked diode transistor based TSPC) using FinFET transistors for 1-bit full adder. The analysis was performed for average power consumption, leakage power, propagation delay and power delay product (PDP) for different supply voltages, loads and temperatures. Comparing the proposed FinFET-based full adder design with MOSFET-based SDTSPC full adder, we achieved a 95.75% improvement in leakage power consumption. The proposed scheme is also compared with several previous designs and based on different simulations, the proposed FinFET-based full adder exhibits excellent performance. The proposed high-efficiency full adder cell operates at low voltages (0.4 V) even with large capacitors.

Keywords—SDTSPC (stacked diode transistor based TSPC) logic, FinFET transistor, power delay product (PDP), TSPC logic

I. INTRODUCTION

Transistors are essential components in electronic equipment such as radios, calculators, personal computers, notebooks, tablets and other electronic equipment. The demand for these electronic equipment is increasing day-to-day. Therefore, it is important for manufacturers to produce high quality electronic equipment and various functions. Scaling down the MOSFET process in CMOS technology has become increasingly important in order to meet customer demands. Reducing the channel length, gate oxide thickness, and supply voltage over the past three decades has increased transistor performance in terms of speed and power consumption [1]. Fabrication costs have also decreased sharply. Reducing the size of transistors by scaling of technology has led to increased number of devices and the density of integrated circuits [2-4] and an increase in capacitive coupling due to the high clock frequency [5]. In addition, by scaling the supply voltage, the threshold voltage is also lowered to maintain circuit performance, which increases the leakage current of the device.

If the channel length drops below 20 nm, transistors will lose performance. This means that conventional silicon MOSFETs will no longer be able to maintain Moore's Law. However, improved performance of electronic devices is very desirable in today's semiconductor industry. Therefore, engineers and scientists are trying to find a solution to overcome this challenge. Multi-Gate MOSFETs (i.e. FinFET) [6, 7], Quantum-Dot Cellular Automata (QCA) [8], Single Electron Transistor (SET) [9] and Carbon Nanotube Field-Effect Transistor (CNTFET) [10] are possible surrogates for conventional silicon-based MOSFET technology.

Addition is very important in computational operations and has been widely used in many VLSI designs, in most general-purpose systems operations, and in specific processors. Improving the performance of the full adder improves the overall performance of the system. Full adder design methods can be generally classified as static and dynamic logic. Static logic is robust and easy to design. Dynamic logic has attractive features despite its high switching activity. They are usually faster than their static counterparts. They need fewer transistors, which results in less area. In addition, voltage levels generally have full swing, and have no static power loss due to the elimination of short-circuit currents, which flow in static circuits when creating a direct path from the power line to the ground [11, 12]. However, in dynamic circuits, clock distribution connections lead to increased power consumption [13]. Also, dynamic logic is more sensitive to noise. However, this noise can be reduced by several methods. Most plans are offered with one or more compromises. Conventional standard CMOS designs cannot deliver high-speed digital design, so dynamic logic circuits are used to achieve fast digital designs.

Since the full adder cell is the core and the building block of most computing circuits, it has always been important to design high-performance full adder cells and complex computing circuits with low PDP [6, 10]. This paper presents a high-speed, low-power, low-PDP FinFET-based full adder for low voltages. The performance of the proposed design will be evaluated in different situations and compared to other conventional and up-to-date full adder cells in different styles. This article is organized as follows. In the Section II, we will have an overview of the FinFET transistor. In Section III, we present the proposed FinFET-based full adder circuit. The results of the simulation and performance analysis of several circuits along with the proposed circuit are discussed in Section IV. The conclusions will be summarized in Section V.

II. OVERVIEW OF THE FINFET TRANSISTOR

FinFET is categorized as a multi-gate device whose performance is often similar to traditional MOSFET. Typically, it has a source, a drain and a gate to control the current. The channel is made between the source and the drain of FinFET, which is a 3D strip at the top of the silicon substrate (so called Fin). In order to form several gate
electrodes on each side, which may reduce the effects of leakage and increase the excitation current, the gate is covered around the channel (as Fig. 1). FinFET devices are manufactured in many different ways. In shorted-gate FinFETs (SG-FinFETs), two gates are connected to each other, resulting in a three-terminal device. This can be used as a direct alternative to traditional bulk-CMOS devices. In independent-gate FinFETs (IG-FinFETs), the upper part of the gate is etched and it provides two independent gates. Since, two independent gates can be controlled individually, IG-FinFETs provide more design options (see Fig. 1). Front gate (FG) and back gate (BG) of IG-FinFET can be connected in different configurations. IG-FinFET can be considered as two parallel transistors, and two gates can be stimulated independently as shown in Fig. 2. One of the gates, commonly called the back gate, affects the vertical field of the other transistor in the channel region. Thus, it changes the threshold voltage of device. It also affects the diffusion current in the sub-threshold regime, thereby controlling the leakage current. In addition, two parallel transistors in the IG-FinFET can be interconnected to improve driveability or to form a single transistor with independent gates. In Fig. 1, the effective channel length and width are equal to $L_{FIN}$ and $W_{FIN}$, respectively. The device parameters used in this article are listed in Tab. 1.

![IG-FinFET structure](image)

**Fig. 1.** IG-FinFET structure [6]

![IG-FinFET symbols](image)

(a) (b)

**Fig. 2.** IG-FinFET symbols; (a) p-type, (b) n-type [6]

### TABLE I. Device parameters of FinFET [1]

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Length of the channel ($L$)</td>
<td>32nm</td>
</tr>
<tr>
<td>Thickness of front/back gate oxide ($t_{ox}/t_{ox}$)</td>
<td>1.6nm</td>
</tr>
<tr>
<td>Thickness of the fin ($t_{fin}$)</td>
<td>8nm</td>
</tr>
<tr>
<td>Height of the fin ($h_{fin}$)</td>
<td>32nm</td>
</tr>
<tr>
<td>Work function (NP) ($\varphi_p/\varphi_n$)</td>
<td>4.5eV/4.9eV</td>
</tr>
<tr>
<td>Power supply ($V_{dd}$)</td>
<td>9.0</td>
</tr>
<tr>
<td>Channel doping ($N_{dch}$)</td>
<td>$2 \times 10^{15}$ cm$^{-2}$</td>
</tr>
<tr>
<td>Source/Drain doping</td>
<td>$2 \times 10^{15}$ cm$^{-2}$</td>
</tr>
</tbody>
</table>

### III. PROPOSED DESIGN

Having a full adder with low power, high speed and energy efficient is very important. Compared to conventional MOSFET technology, the new FinFET technology can be implemented in 1-bit full adders, to continue scale reduction in silicon, and to enhance device performance and energy efficiency of full adders.

In [14], the designing problem of energy efficient and low noise dynamic TSPC logic for digital CMOS circuits is addressed. The proposed scheme in [14] is named as SDTSPC logic (stacked diode transistor based TSPC). To reduce power consumption, the effect of stacking on the power supply path to the ground has been used and to reduce noise, a self-biased NMOS transistor has been used in series with the evaluation transistor. In self-biased transistors, the gate and the drain are connected together as a single node. The good thing about the self-biased transistors is that they do not require any external control circuitry and the control signal is generated inside the circuit itself. Since gate and drain are interconnected, the saturation conditions $V_{ds}, V_{gs}-V_{th}$ are always maintained [15]. Where $V_{ds}$ is the drain-source voltage, $V_{gs}$ the gate-source voltage and $V_{th}$ is the threshold voltage of the MOS transistor.

In [14], the method of step charging and discharging of the node capacitance using self-biased transistors is used. This reduces the ground and supply bouncing noise. Advantages of the SDTSPC design in [14] over other available designs include low power consumption, switching noise reduction, high speed over other dynamic circuit design styles, no charge sharing problem in dynamic node during pre-charge mode, reducing the ground and supply bouncing noise, robust against process corner changes. The proposed circuit in [14] effectively reduces total power consumption and idle power consumption. The key idea behind this method is to reduce power consumption by efficiently stacking the transistors from the supply voltage path to the ground [16, 17]. Also, a diode connected transistor is connected in series with the evaluation transistor to further improve noise and power consumption [18].

For this purpose, we implement SDTSPC full adder using FinFET transistors. We replace all MOSFET transistors in the structure of this full adder with IG-FinFET transistors. Fig. 3 shows a schematic of the proposed full adder based on the FinFET transistor. Compared to [14], the number of transistors in the proposed full adder cell is reduced, because that two parallel MOSFET transistors are replaced by a two-gate FinFET transistor [7].

The proposed circuit consists of two P-FinFET pre-charge transistors ($M_{P1}$ and $M_{P2}$), one N-FinFET evaluation transistor ($M_{E}$), and four leakage control transistors (consists of two N-FinFET ($M_{h1}$ and $M_{h2}$) and two P-FinFET ($M_{p1}$ and $M_{p2}$)). An N-FinFET transistor called $M_{D}$ is placed as a diode connected transistor in series with to the evaluation network ($M_{E}$). In this structure, leakage control transistors and diode connected transistors creates the stacking effect and thereby reduces power consumption.

The advantage of transistor $M_D$ is the bouncing noise reduction during the evaluation phase. As during the transition from the pre-charge to evaluation state the transistor $M_D$ is switched on first, then $M_D$ is switched on when the voltage at node $N_3$ is around the threshold voltage of $M_D$, thereby reducing the sudden current impact and noise [14]. Another advantage is that no additional control circuitry is needed to control the performance of the leakage control transistors. In addition, the reduction in power consumption is achieved by connecting the source terminal of latch N-FinFET to the node $N_E$. 

---

Amir Baghi Rahin et al. / FinFET-based Full Adder using SDTSPC Logic with High Performance

4774

IEEE Office - SEET Complex, Federal University of Technology, Owerri, Nigeria, [https://aeuso.org](https://aeuso.org)

EISSN: 2305-0543, PISSN: 2411-6173
During the pre-charge mode, the pre-charge transistors (M_{PC1} and M_{PC2}) are switched on, so the voltage at nodes P_1 and P_2 are increased, M_{PC1} and M_{PC2} (leakage control transistors) are switched on and the output node is pre-charged. During this phase, M_{PC1} and M_{PC2} (leakage control transistors) are switched off. Since the evaluation transistor is switched off, the voltage at nodes N_1 and N_2 increases as a result of the increased stack of transistors.

During evaluation mode, pre-charged transistor is off. As a result, leakage control transistors are also turned off. Therefore, an stack of transistors is generated from the power supply to ground path. Depending on the input values, voltage levels at nodes N_1 and N_2 are lowered or remained high. If it drops, M_{PC1} and M_{PC2} will get turned on and provide the evaluation path for the charge stored in the dynamic node. Therefore, during the evaluation phase, if the inputs are such that there is no discharge path to ground, then the leakage control transistors increase the stacking effect since they are switched off and thus reduce the power consumption of the device.

IV. SIMULATION RESULTS AND ANALYSIS

The proposed design has been widely evaluated in various situations and compared with other classical and modern full adders. All designs are simulated using the Synopsys HSPICE 2008 simulator with 32nm CMOS technology for CMOS circuits, and 32nm FinFET technology [19] for FinFET circuits.

Simulations were performed at room temperature and at different voltages, frequencies, and load capacitances. The complete input pattern was applied to circuits with all possible transition states from one input combination to another to measure their propagation delay. The delay measurement of each circuit is performed from the time the input signal reaches V_{dd}/2 until the output signal reaches the same voltage level. All states of transmission from one input to another are investigated and delay is measured for each transmission and the maximum value is reported as the propagation delay of each circuit. Average power consumption over a long period of time is also considered as the average power parameter. In order to make a compromise between the power consumption and the delay of the circuits, the performance of these circuits can be evaluated by calculating the power delay product (PDP), which is the product of average power consumption and maximum delay. Consequently, PDP can be an important parameter for evaluating and comparing the performance of these circuits.

Simulations in [14] were performed using 180 nm PDK BSIM3V3 process models in cadence with power supply voltage of 1.8 V, clock frequency of 500 MHz and load capacitance of 1 fF at sum and carry outputs. In the first experiment, we simulated this circuit at 25 °C with 32nm CMOS technology with power supply voltage of 1V, clock frequency of 500 MHz and load capacitance of 1 fF at sum and carry outputs. We also simulated the proposed FinFET-based circuit with 32 nm FinFET technology with the above conditions.

Fig. 4(a) and Fig. 4(b) show the input and output waveforms of the SDTSPC full adder with 32 nm CMOS technology, and the proposed SDTSPC full adder based on 32 nm FinFET technology in the first experiment. In both forms, the first waveform is clock signal (Phi), the second and third waveforms are data inputs (A and B), the fourth waveform is carry input (C), the fifth and sixth waveforms are sum and carry output, respectively.

Tab. II presents the simulation results with the above conditions and the best results are bolded. These results show that the SDTSPC full adder at low voltage and 32nm CMOS technology perform poorly in terms of delay, power consumption, leakage power and PDP. While the proposed FinFET-based SDTSPC full adder perform well. In further experiments we will show the better performance of the proposed full adder.

<table>
<thead>
<tr>
<th>Full Adder Design</th>
<th>Tech.</th>
<th>V_{dd} (V)</th>
<th>Delay (ps)</th>
<th>Leakage Power (nW)</th>
<th>Power (pW)</th>
<th>PDP (aJ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FinFET SDTSPC (Proposed)</td>
<td>32nm FinFET</td>
<td>1</td>
<td>49.44</td>
<td>0.43</td>
<td>0.640</td>
<td>31.6</td>
</tr>
<tr>
<td>CMOS SDTSPC [19]</td>
<td>32nm CMOS</td>
<td>1</td>
<td>113.77</td>
<td>752.78</td>
<td>0.788</td>
<td>89.7</td>
</tr>
<tr>
<td>CMOS SDTSPC [19]</td>
<td>180nm CMOS</td>
<td>1.8</td>
<td>53.1</td>
<td>10.12</td>
<td>0.402</td>
<td>21.3</td>
</tr>
</tbody>
</table>

In the second experiment, the proposed full adder was simulated at the supply voltages of 0.8, 0.65 and 0.5 V, the clock frequency of 500 MHz, and the inputs with frequency of 100 MHz and with load capacitance of 2.1 fF. The exact results of these simulations are listed in Tab. 3 and compared with other conventional structures such as Hybrid, CMOS-Bridge, TGA and Design3. The best results are displayed at each voltage with bolded numbers. According to the experimental results, the proposed FinFET-based full adder has the lowest leakage power compared to other
structures at the voltages of 0.8, 0.65 and 0.5 V. In terms of propagation delay and PDP, it also performs better than other structures.

To evaluate the immunity of the proposed full adder to the ambient temperature variation, the proposed circuit have been simulated at a wide range of temperatures from 0 °C to 100 °C at the supply voltage of 0.65 V, the clock frequency of 500 MHz, the input signals of 100 MHz and the load capacitance of 2.1 fF have been simulated and compared to other full adders. The results of this experiment are plotted in Fig. 5. From the experimental results, it can be deduced that the proposed full adder has acceptable performance at a wide range of temperatures and its PDP is lower compared to other designs.

The driveability of the proposed full adder with load capacitance changes was also investigated. The worst case of delay occurs when the supply voltage is low and high load capacitances are used. To investigate this feature, we simulated the proposed circuit at a clock frequency of 500 MHz, an input signal frequency of 100 MHz, and a supply voltage of 0.65 V using a large number of load capacitances in the range of 1.4 fF to 4.9 fF and compared it with other previous designs. The results of this experiment are shown in Fig. 6. The results of this diagram can be useful for better analyzing the driveability of the proposed design. From the simulation results it can be deduced that the proposed full adder cell works with high-efficiency at low voltages even with large capacitors.
To investigate the driveability of the proposed full adder in detail, we simulated the proposed circuit at clock frequency of 500 MHz, input signal frequency of 100 MHz, and supply voltages in the range of 0.8 V to 0.4 V using a large number of load capacitances in the range of 1.4 fF to 4.9 fF. The results of this experiment are plotted in three-dimensional graphs, shown in Figures 7(a), 7(b) and 7(c), respectively, for propagation delay, power consumption, and PDP. The results of these charts can be useful for better analyzing the driveability of the proposed scheme. From the simulation results it can be deduced that the proposed full adder cell works with high-efficiency at low voltages even with large capacitors. The proposed full adder at supply voltage of 0.4 V can still work well. According to the simulation results, at supply voltage of 0.4 V and load capacitance of 1.4 fF to 4.9 fF, the propagation delay changes in the range of 0.32 ns to 1.4 ns, the average power consumption changes in the range of 73.2 nW to 105.12 nW, and PDP changes in the range of 23.6 aJ to 147.21 aJ. The value of leakage power at this operating voltage is 0.14 nW. These values indicate the excellent performance of the FinFET-based design at very low voltage and high load capacitance.

V. CONCLUSION

In this paper, a high-speed low-PDP FinFET-based full adder for low voltage applications was proposed. The proposed full adder at supply voltage of 0.4 V can still work well. According to the simulation results, at the supply voltage of 0.4 V and load capacitance of 1.4 fF to 4.9 fF, the propagation delay changes in the range of 0.32 ns to 1.4 ns, the average power consumption changes in the range of 73.2 nW to 105.125 nW, and PDP changes in the range of 23.6 aJ to 147.21 aJ. The value of leakage power at this operating voltage is 0.14 nW. These values indicate the excellent performance of the FinFET-based design at very low voltage and high capacitance.

REFERENCES

Amir Baghi Rahin et al. / FinFET-based Full Adder using SDTSPC Logic with High Performance


4778

IEEE Office - SEET Complex, Federal University of Technology, Owerri, Nigeria, https://aeuso.org
EISSN: 2305-0543, PISSN: 2411-6173